1408| 2
|
VHDL语言完成CPLD设计制作二路复用的2.048MHz时钟信号和二路8KHz帧同步信号。 |
| ||
| ||
|小黑屋|手机版|Archiver|fpga论坛|fpga设计论坛
( 京ICP备20003123号-1 )
GMT+8, 2025-6-22 20:46 , Processed in 0.063172 second(s), 20 queries .
Powered by Discuz! X3.4
© 2001-2023 Discuz! Team.