2032| 1
|
0.5的2.2次方用verilog 怎么搞?有人搞过类似的没有? |
| ||
相关帖子 |
||
|小黑屋|手机版|Archiver|fpga论坛|fpga设计论坛
( 京ICP备20003123号-1 )
GMT+8, 2025-6-21 18:39 , Processed in 0.200436 second(s), 23 queries .
Powered by Discuz! X3.4
© 2001-2023 Discuz! Team.